Research Intern - Silicon Performance Architect (PhD) - Meta
Austin, TX
About the Job
Reality Labs (RL) focuses on delivering Meta's vision through AI-first devices that leverage Mixed Reality (MR) and Augmented Reality (AR). The compute performance and power efficiency requirements of Mixed and Augmented Reality require custom silicon. Reality Labs Silicon team is driving the state of the art forward with highly integrated SoCs that leverage breakthrough work in computer vision, machine learning, mixed reality, graphics, displays, sensors, and new ways to map the human body. Our chips will enable AR & MR devices that blend our real and virtual worlds throughout the day. We believe the only way to achieve our goals is to look at the entire stack, from transistors, through architecture, firmware, and algorithms.We are seeking research interns with a background in Performance Modeling, Performance Simulation Methodologies, and Computer Architecture to improve our performance modeling collateral and use those models to guide the architecture of AR/MR silicon.Our internships are twelve (12) to sixteen (16) weeks long and we support various start dates throughout the year.
RESPONSIBILITIES
Research Intern - Silicon Performance Architect (PhD) Responsibilities:
MINIMUM QUALIFICATIONS
Minimum Qualifications:
PREFERRED QUALIFICATIONS
Preferred Qualifications:
RESPONSIBILITIES
Research Intern - Silicon Performance Architect (PhD) Responsibilities:
- Build APIs and/or custom wrappers to integrate various perf modeling components, develop test suites to formally verify the functionality and performance of the integrated models
- Be able to identify areas of optimization to increase the speed of simulation infrastructure either through code refactoring or code restructuring
- Carry out performance & power explorations of various architectural components using built performance models (exploration involves blocks such as NoC, DRAM, MMUs, etc)
MINIMUM QUALIFICATIONS
Minimum Qualifications:
- Currently has, or is in the process of obtaining, a PhD in Computer Science, Electrical Engineering or related field
- Experience with programming (at least C/C++, SystemC is a plus), and scripting (Python)
- Experience in computer architecture (NoC, DRAM, Cache, MMU) through undergrad/grad course work
- Understanding of how to leverage performance modeling to support architectural exploration, with exposure to heterogeneous hardware architectures
- Understanding of HW power, performance and area trade offs
- Must obtain work authorization in country of employment at the time of hire, and maintain ongoing work authorization during employment
PREFERRED QUALIFICATIONS
Preferred Qualifications:
- Experience working and communicating cross functionally in a team environment
- Intent to return to degree-program after the completion of the internship/co-op
- Experience in academic computer architecture simulators such as GEM5, SIMICS, etc.
- Publication track record in computer architecture conferences is a plus - covering areas in high performance computing, memory systems, multi-core and/or accelerator architectures (e.g., ISCA, ASPLOS, MICRO, HPCA, DAC, NOCS, ISPASS, PACT, etc.)
Source : Meta